电影一区二区三区_亚洲激情二区_亚洲欧洲成人av每日更新_91超碰国产在线

中國電子技術網

設為首頁 網站地圖 加入收藏

 

ADSP-21483: High Performance Fourth Generation DSP

描述:The fourth generation of SHARC? Processors, now includes the ADSP-21483, ADSP-21486, ADSP-21487, ADSP-21489 and offers increased performance, hardware-based filter accelerators, audio and application-focused peripherals, and new memory configurations capable of supporting the latest surround-sound decoder algorithms. All devices are pin-compatible with each other and completely code-compatible with all prior SHARC Processors. These newest members of the fourth generation SHARC Processor family are based on a single-instruction, multiple-data (SIMD) core, which supports both 32-bit fixed-point and 32-/40-bit floating-point arithmetic formats making them particularly suitable for high-performance audio applications. The ADSP-21483 offers the highest performance – 400 MHz/2400 MFLOPs – in an LQFP package within the fourth generation SHARC Processor family. This level of performance makes the ADSP-21483 particularly well suited to address the consumer audio segment. In addition to its high core performance, the ADSP-21483 includes additional processing blocks such as FIR, IIR, and FFT accelerators to increase the total performance of the system. There is a new feature called Variable Instruction Set Architecture (VISA) that allows the code size to be decreased by 20% to 30% and increase the memory size availability. The fourth generation DSP allows the ability to connect to external memory by providing a glueless interface to 16-bit wide SDR SDRAMs. Fourth-generation SHARC Processors also integrate application-specific peripherals designed to simplify hardware design, minimize design risks, and ultimately reduce time to market. Grouped together, and broadly named the Digital Applications Interface (DAI), these functional blocks may be connected to each other or to external pins via the software-programmable Signal Routing Unit (SRU). The SRU is an innovative architectural feature that enables complete and flexible routing amongst DAI blocks. Peripherals connected through the SRU include but are not limited to serial ports, IDP, S/PDIF Tx/Rx, and an 8-Channel asynchronous sample rate converter block. The fourth generation SHARC allows data from the serial ports to be directly transferred to external memory by the DMA controller. Other peripherals such as SPI,UART and Two-Wire Interface are routed through a Digital Peripheral Interface (DPI).
下載地址: http://www.analog.com/en/processors-dsp/sharc/adsp-21483/products/product.html
  • 高集成伺服驅動系統與工業機器人方案意法半導體可以提供工廠自動化全套解決方案包括可編程邏輯控制器,伺服系統和機器人方案。我們的方案具有高級程度和靈活性,我們提供基于STSPIN32G4的控制與驅動一體化方案,還可以支持增加外部驅動實現一控雙驅方案... ST  2024年04月18日     立即注冊 預先提問

主站蜘蛛池模板: 休宁县| 巴塘县| 黄浦区| 洪泽县| 玉溪市| 嫩江县| 江阴市| 常熟市| 公安县| 五原县| 伊川县| 澜沧| 申扎县| 邛崃市| 肇州县| 志丹县| 定远县| 安阳县| 宝鸡市| 阿克苏市| 滨州市| 株洲市| 梓潼县| 石家庄市| 雅安市| 鄂尔多斯市| 秭归县| 三河市| 枞阳县| 旅游| 理塘县| 上蔡县| 宜城市| 衡阳市| 彰化市| 盘山县| 巢湖市| 海丰县| 墨玉县| 聂拉木县| 仁化县|